# **ER-OLED032-1 Series** # **OLED Display Datasheet** # **EastRising Technology Co., Limited** #### Attention: - A. Some specifications of IC are not listed in this datasheet. Please refer to the IC datasheet for more details. - B. The related documents for interfacing, demo code, ic datasheet are all available, please download from www.buydisplay.com. - C. Please pay more attention to "Quality Control" in this Datasheet. We assume you already agree with these criterions when you place an order with us. No more recommendations. | REV | DESCRIPTION | RELEASE DATE | |-----|---------------------|--------------| | 1.0 | Preliminary Release | May-01-2013 | | | | | | | | | Document Name: ER-OLED032-1 Series Datasheet-Rev1.0 URL: www.buydisplay.com # **ORDERING INFORMATION** #### Order Number | Part Number(Order Number) | Description | |---------------------------|----------------------------------------------------| | ER-OLED032-1W | 3.2"OLED Display Module in White Color | | ER-OLED032-1B | 3.2"OLED Display Module in Blue Color | | ER-OLED032-1G | 3.2"OLED Display Module in Green Color | | ER-OLED032-1Y | 3.2"OLED Display Module in Yellow Color | | ER-DBO032-1 | Testing or Demo Board ER-OLED032-1 Series Products | ### Image ↑ ER-OLED032-1W ↑ ER-OLED032-1B ↑ ER-OLED032-1G ↑ ER-OLED032-1Y # **Contents** | Re | visi | on History | i | |-----------|-------|-----------------------------------------------------------------|-----| | No | otice | ? | ii | | Ca | ntei | nts | iii | | 1. | | sic Specifications | | | _ • | | Display Specifications | | | | | Mechanical Specifications | | | | 1.3 | Active Area & Pixel Construction | | | | 1.4 | Mechanical Drawing | 2 | | | 1.5 | Pin Definition | | | | 1.6 | Block Diagram | 6 | | 2. | Abs | solute Maximum Ratings | 7 | | | | tics & Electrical Characteristics | | | | | Optics Characteristics | | | | | 1 | | | | 3.3 | DC Characteristics | 9 | | A | | 3.3.1 68XX-Series MPU Parallel Interface Timing Characteristics | | | - | | 3.3.2 80XX-Series MPU Parallel Interface Timing Characteristics | 10 | | | | 3.3.2 80XX-Series MPU Parallel Interface Timing Characteristics | \\ | | | | 3.3.4 Serial Interface Timing Characteristics (3-wire SPI) | 12 | | 4. | Fui | nctional Specification | | | | | Commands | | | | 4.2 | Power down and Power up Sequence | 13 | | | | 4.2.1 Power up Sequence | | | | | 4.2.2 Power down Sequence | 13 | | | 4.3 | Reset Circuit | 13 | | | 4.4 | Actual Application Example | 14 | | <b>5.</b> | Rel | liability | 15 | | | 5.1 | Contents of Reliability Tests | 15 | | | 5.2 | Lifetime | 15 | | | 5.3 | Failure Check Standard | 15 | | A | Oua | ulity Control | 16 | # 1. Basic Specification ## 1.1 Display Specifications 1) Display Mode: Passive Matrix 2) Drive Duty: 1/64 Duty ## 1.2 Mechanical Specifications 1) Outline Drawing: According to the annexed outline drawing 2) Number of Pixels: $256 \times 64$ 3) Panel Size: $88.00 \times 27.80 \times 2.00 \text{ (mm)}$ 4) Active Area: 76.78 × 19.18 (mm) 5) Pixel Pitch: 0.30 × 0.30 (mm) 6) Pixel Size: 0.28 × 0.28 (mm) 7) Weight: 9.95 (g) ## 1.4 Mechanical Drawing # 1.5 Pin Definition | Pin Number | Symbol | Type | Function | |--------------|----------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Supply | y | | | | 26 | VCI | P | Power Supply for Operation This is a voltage supply pin. It must be connected to external source & always be equal to or higher than VDD & VDDIO. | | 25 | VDD | P | Power Supply for Core Logic Circuit This is a voltage supply pin. It can be supplied externally (within the range of 2.4~2.6V) or regulated internally from VCI. A capacitor should be connected between this pin & VSS under all circumstances. | | 24 | VDDIO | Р | Power Supply for I/O Pin This pin is a power supply pin of I/O buffer. It should be connected to VDD or external source. All I/O signal should have VIH reference to VDDIO. When I/O signal pins (BS0~BS1, D0~D7, control signals) pull high, they should be connected to VDDIO. | | 2 | VSS | Р | Ground of Logic Circuit This is a ground pin. It also acts as a reference for the logic pins. It must be connected to external ground. | | 3, 29 | VCC | P | Power Supply for OEL Panel These are the most positive voltage supply pin of the chip. They must be connected to external source. Ground of Analog Circuit These are the analog ground pins. They should be | | , | <b>L</b> L L L L L L L L L L L L L L L L L L | • | connected to VSS externally. | | Driver | | 1 | | | 22 | IREF | I | Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. | | 4 | VCOMH | P | Voltage Output High Level for COM Signal This pin is the input pin for the voltage output high level for COM signals. A tantalum capacitor should be connected between this pin and VSS. | | 27 | VSL | Р | Voltage Output Low Level for SEG Signal This is segment voltage reference pin. No matter external VSL is used or not, this pin should connect with Resistor and Diode to Ground. | | Testing Pads | | | | | 21 | FR | О | Cascade Application Connection Pin This pin is No Connection pins. Nothing should be connected to this pin. It should be left open individually. | # 1.5 Pin Definition (Continued) | Pin Number | Symbol | I/O | Function | | | | | | |------------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------|--|--|--| | Interface | | | | | | | | | | 16<br>17 | BS0<br>BS1 | I | Communicating Protocol Select These pins are MCU interface select following table: 3-wire SPI 4-wire SPI 8-bit 68XX Parallel 8-bit 80XX Parallel | | . See the BS1 | | | | | 20 | RES# | I | Power Reset for Controller and Driver This pin is reset signal input. When the pin is lo initialization of the chip is executed. | | | | | | | 19 | CS# | I | Chip Select This pin is the chip select input. To MCU communication only when CS | | | | | | | 14 | D/C# E/RD# | I | transferred to the command register. relationship to MCU interface signals, pleas Timing Characteristics Diagrams. Read Write Enable or Read This pin is MCU interface input. When int 68XX-series microprocessor, this pin will be Enable (E) signal. Read/write operation is in this pin is pulled high and the CS# is pulled le | | | | | | | 15 | R/W# | I | to VSS. Read/Write Select or Write This pin is MCU interface input. When interfacing to 68XX-series microprocessor, this pin will be used a Read/Write (R/W#) selection input. Pull this pin t "High" for read mode and pull it to "Low" for writ mode. When 80XX interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiate when this pin is pulled low and the CS# is pulled low. When serial mode is selected, this pin must be connected to VSS. | | | | | | | 6~13 | D7~D0 | I/O | Host Data Input/Output Bus These pins are 8-bit bi-direction connected to the microprocessor's da mode is selected, D1 will be the se and D0 will be the serial clock input Unused pins must be connected to viserial mode. | ata bus. V<br>erial data in<br>SCLK. | Vhen serial<br>nput SDIN | | | | # 1.5 Pin Definition (Continued) | Pin Number | Symbol | I/O | Function | |------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserve | | | | | 23 | N.C. | - | Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. | | 1, 30 | N.C. (GND) | - | Reserved Pin (Supporting Pin) The supporting pins can reduce the influences from stresses on the function pins. These pins must be connected to external ground. | # 1.6 Block Diagram BS0 and BS1 MCV Interface Selection: Pins connected to MCU interface: D7~D0, E/RD#, R/W#, D/C#, CS#, and/RES# C1, C3, C5: 0.1µF C2, C4: $4.7 \mu F$ C6: $10\mu F$ C7: 1μF 4.7uF / 25V Tantalum Capacitor C8: $680k\Omega$ , R1 = (Voltage at IREF – VSS) / IREF R1: R2: 50Ω, 1/4W D1: ≤1.4V, 0.5W # 2. Absolute Maximum Ratings | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------|---------------------|------|----------|------|-------| | Supply Voltage for Operation | $V_{CI}$ | -0.3 | 4 | V | 1, 2 | | Supply Voltage for Logic | $V_{ m DD}$ | -0.5 | 2.75 | V | 1, 2 | | Supply Voltage for I/O Pins | $V_{\mathrm{DDIO}}$ | -0.5 | $V_{CI}$ | V | 1, 2 | | Supply Voltage for Display | $V_{CC}$ | -0.5 | 16 | V | 1, 2 | | Operating Current for V <sub>CC</sub> | $I_{CC}$ | _ | 55 | mA | 1, 2 | | Operating Temperature | $T_{OP}$ | -30 | 85 | °C | _ | | Storage Temperature | $T_{STG}$ | -40 | 90 | °C | _ | Note 1: All the above voltages are on the basis of "VSS = 0V". Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 3. "Optics & Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate. # 3. Optics & Electrical Characteristics ## 3.1 Optics Characteristics | Characteristics | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------|----------|-------------------------|------|---------|------|-------------------| | Brightness | $L_{br}$ | With Polarizer (Note 3) | 60 | 80 | - | cd/m <sup>2</sup> | | C.I.E. (Yellow) | (x) | Without Polarizer | 0.44 | 0.48 | 0.52 | | | C.I.Z. (Tellow) | (y) | VVIIIIOUT I GIUITZOI | 0.46 | 0.50 | 0.54 | | | Dark Room Contrast | CR | | - | >2000:1 | - | | | View Angle | | | >160 | - | - | degree | <sup>\*</sup> Optical measurement taken at $V_{CI} = 2.8V$ , $V_{CC} = 12V$ . Software configuration follows Section 4.4 Initialization. ## 3.2 DC Characteristics | Characteristics | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------|------------------------|--------------------------------|-----------------------|------|-----------------------|------| | Supply Voltage for Operation | V <sub>CI</sub> | | 2.4 | 2.8 | 3.5 | V | | Supply Voltage for Logic | $V_{ m DD}$ | | 2.4 | 2.5 | 2.6 | V | | Supply Voltage for I/O Pins | V <sub>DDIO</sub> | | 1.65 | 1.8 | Y <sub>CI</sub> | V | | Supply Voltage for Display | $V_{CC}$ | Note 3 | 11.5 | 12 | 12.5 | V | | High Level Input | $V_{\mathrm{IH}}$ | | $0.8 \times V_{DDIO}$ | - | $V_{DDIO}$ | V | | Low Level Input | $V_{\mathrm{IL}}$ | | 0 | - | $0.2 \times V_{DDIO}$ | V | | High Level Output | $V_{\mathrm{OH}}$ | $I_{out} = 100 \mu A$ , 3.3MHz | $0.9 \times V_{DDIO}$ | - | $V_{\text{DDIO}}$ | V | | Low Level Output | $V_{OL}$ | $I_{out} = 100 \mu A, 3.3 MHz$ | 0 | - | $0.1 \times V_{DDIO}$ | V | | Operating Current for V | T | Note 4 | - | 1.8 | 2.25 | mA | | Operating Current for V <sub>CI</sub> | $I_{CI}$ | Note 5 | _ | 1.8 | 2.25 | mA | | Operating Current for V | ī | Note 4 | - | 26.3 | 32.9 | mA | | Operating Current for V <sub>CC</sub> | $I_{CC}$ | Note 5 | - | 41.1 | 51.4 | mA | | Sleep Mode Current for V <sub>CI</sub> | I <sub>CI, SLEEP</sub> | | _ | 1 | 5 | μΑ | | Sleep Mode Current for V <sub>CC</sub> | I <sub>CC, SLEEP</sub> | | | 1 | 5 | μΑ | Note 3: Brightness (L<sub>br</sub>) and Supply Voltage for Display (V<sub>CC</sub>) are subject to the change of the panel characteristics and the customer's request. Note 4: $V_{CI} = 2.8V$ , $V_{CC} = 12V$ , 50% Display Area Turn on. Note 5: $V_{CI} = 2.8V$ , $V_{CC} = 12V$ , 100% Display Area Turn on. <sup>\*</sup> Software configuration follows Section 4.4 Initialization. # 3.3 AC Characteristics # 3.3.1 68XX-Series MPU Parallel Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |----------------------|----------------------------------------------------------------------------|------------------------|------------------|---------| | $t_{ m cycle}$ | Clock Cycle Time | 300 | - | ns | | $t_{AS}$ | Address Setup Time | 10 | - | ns | | $t_{AH}$ | Address Hold Time | 0 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 40 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 7 | - | ns | | $t_{ m DHR}$ | Read Data Hold Time | 20 | - | ns | | t <sub>OH</sub> | Output Disable Time | _ | 70 | ns | | t <sub>ACC</sub> | Access Time | _ | 140 | ns | | DW | Chip Select Low Pulse Width (Read) | 120 | | | | $PW_{CSL}$ | Chip Select Low Pulse Width (Write) | 60 | _ | ns | | DW | Chip Select High Pulse Width (Read) | 60 | | <b></b> | | $PW_{CSH}$ | Chip Select High Pulse Width (Write) | 60 | - | ns | | $t_{R}$ | Rise Time | - | 15 | ns | | t <sub>F</sub> / | Fall Time | - | 15 | ns | | (V <sub>DD</sub> - V | $v_{SS} = 2.4 \text{V}$ to 2.6 V, $v_{DDIO} = 1.6 \text{V}$ , $v_{CI} = 2$ | 2.8V, T <sub>a</sub> = | = 25° <b>C</b> ) | M | # 3.3.2 80XX-Series MPU Parallel Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |---------------------|--------------------------------------|-----|--------------|------| | t <sub>cycle</sub> | Clock Cycle Time | 300 | - | ns | | $t_{AS}$ | Address Setup Time | 10 | - | ns | | $t_{AH}$ | Address Hold Time | 0 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 40 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 7 | - | ns | | t <sub>DHR</sub> | Read Data Hold Time | 20 | - | ns | | t <sub>OH</sub> | Output Disable Time | - | 70 | ns | | $t_{ACC}$ | Access Time | _ | 140 | ns | | $t_{\mathrm{PWLR}}$ | Read Low Time | 150 | - | ns | | $t_{PWLW}$ | Write Low Time | 60 | - | ns | | $t_{PWHR}$ | Read High Time | 60 | - | ns | | $t_{\mathrm{PWHW}}$ | Write High Time | 60 | - | ns | | $t_{CS}$ | Chip Select Setup Time | 0 | _ | ns | | t <sub>CSH</sub> | Chip Select Hold Time to Read Signal | 0 | - | ns | | t <sub>CSF</sub> | Chip Select Hold Time | 20 | - / | ns | | $t_R$ | Rise Time | - 1 | 1 <b>5</b> / | ns | | $t_{\mathrm{F}}$ | Fall Time | _ | 15 | ns | <sup>\*</sup> $(V_{DD} - V_{SS} = 2.4V \text{ to } 2.6V, V_{DDIO} = 1.6V, V_{CI} = 2.8V, T_a = 25^{\circ}C)$ # 3.3.3 Serial Interface Timing Characteristics: (4-wire SPI) | Symbol | Description | Min | Max | Unit | |---------------------|------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 100 | - | ns | | $t_{AS}$ | Address Setup Time | 15 | - | ns | | $t_{AH}$ | Address Hold Time | 15 | - | ns | | $t_{CSS}$ | Chip Select Setup Time | 20 | - | ns | | $t_{CSH}$ | Chip Select Hold Time | 10 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 15 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 15 | - | ns | | $t_{\mathrm{CLKL}}$ | Clock Low Time | 20 | - | ns | | $t_{CLKH}$ | Clock High Time | 20 | - | ns | | $t_{R}$ | Rise Time | _ | 15 | ns | | $t_{\mathrm{F}}$ | Fall Time | - | 15 | ns | <sup>\*</sup> $(V_{DD} - V_{SS} = 2.4 \text{V to } 2.6 \text{V}, V_{DDIO} = 1.6 \text{V}, V_{CI} = 2.8 \text{V}, T_a = 25 ^{\circ}\text{C})$ # 3.3.4 Serial Interface Timing Characteristics: (3-wire SPI) | Symbol | Description | Min | Max | Unit | |---------------------|------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 100 | - | ns | | $t_{AS}$ | Address Setup Time | 15 | - | ns | | $t_{AH}$ | Address Hold Time | 15 | - | ns | | $t_{CSS}$ | Chip Select Setup Time | 20 | - | ns | | $t_{CSH}$ | Chip Select Hold Time | 10 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 15 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 15 | - | ns | | $t_{\mathrm{CLKL}}$ | Clock Low Time | 20 | - | ns | | $t_{CLKH}$ | Clock High Time | 20 | - | ns | | $t_{R}$ | Rise Time | _ | 15 | ns | | $t_{\mathrm{F}}$ | Fall Time | _ | 15 | ns | <sup>\* (</sup> $V_{DD}$ - $V_{SS}$ = 2.4V to 2.6V, $V_{DDIO}$ = 1.6V, $V_{CI}$ = 2.8V, $T_a$ = 25°C) Dayaispiay.com # 4. Functional Specification #### 4.1. Commands Refer to the Technical Manual for the SSD1322 #### 4.2 Power down and Power up Sequence To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation. ## 4.2.1 Power up Sequence: - 2. Send Display off command - 3. Initialization - 4. Clear Screen - 5. Power up $V_{CC}$ 6. Delay 100ms (When V<sub>CC</sub> is stable) 7. Send Display on command ## 4.2.2 Power down Sequence: - 1. Send Display off command - 2. Power down V<sub>CC</sub> - 3. Delay 100ms (When V<sub>CC</sub> is reach 0 and panel is completely discharges) 4. Power down V<sub>CI</sub> & V<sub>DDIO</sub> #### 4.3 Reset Circuit When RES# input is low, the chip is initialized with the following status: - 1. Display is OFF - 2. 480×128 Display Mode - 3. Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h) - 4. Display start line is set at display RAM address 0 - 5. Column address counter is set at 0 - 6. Normal scan direction of the COM outputs - 7. Contrast control registers is set at 7Fh # OLED Display Datasheet 4.4 Actual Application Example Command usage and explanation of an actual example <Initialization> If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function. # 5. Reliability ## 5.1 Contents of Reliability Tests | Item | Conditions | Criteria | |-----------------------------------|----------------------------------------|-----------------| | High Temperature Operation | 85°C, 500 hrs | | | Low Temperature Operation | -30°C, 500 hrs | | | High Temperature Storage | 90°C, 500 hrs | The operational | | Low Temperature Storage | -40°C, 500 hrs | functions work. | | High Temperature/Humidity Storage | 60°C, 90% RH, 500 hrs | | | Thermal Shock | -40°C ⇔ 85°C, 100 cycles 30 mins dwell | | <sup>\*</sup> The samples used for the above tests do not include polarizer. #### 5.2 Lifetime Note 6: The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions. #### 5.3 Failure Check Standard After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at 23±5°C; 55±15% RH. <sup>\*</sup> No moisture condensation is observed during tests. ## 6. QUALITY CONTROL ## 6.1 EastRising Environment Required Customer's test & measurement are required to be conducted under the following conditions: Temperature: 23±5℃ Humidity: $55\pm15\%$ RH Fluorescent Lamp: 30W Distance between the Panel & Lamp: ≥50cm Distance between the Panel & Eyes of the Inspector: ≥30cm Finger glove (or finger cover) must be worn by the inspector. Inspection table of jig must be anti-electrostatic. ### 6.2 EastRising OLED Display Criteria & Acceptable Quality Level | Partition | AQL | Definition | |-----------|------|-----------------------------------------| | Major | 0.65 | Defects in Pattern Check (Display On) | | Minor | 1.0 | Defects in Cosmetic Check (Display Off) | #### 6.2.1 EastRising Cosmetic Check (Display Off) in Non-Active Area | Check Item | Classification | Criteria | |------------------------------------|----------------|-------------------------------------------------------| | Check Item Panel General Chipping | Classification | X>6mm (Along with Edge) Y>1mm (Perpendicular to edge) | | | | | # 6.2.2 EastRising Cosmetic Check (Display Off)in Non-Active Area (Continued) | Check Item | Classification | Criteria | |-----------------------------------------------------|----------------|---------------------------------------| | Panel Crack | Minor | Any crack is not allowable | | Copper Exposed<br>(Even Pin or Film) | Minor | Not Allowable by Naked Eye Inspection | | Film or Trace Damage | Minor | 0 | | Termial Lead Prober Mark | Acceptable | | | Glue or Contamination on Pin | Minor | | | Ink marking on Back Side of Panel (Exclude on Film) | Acceptable | Ignore for Any | # 6.2.3 EastRising Cosmetic Check (Display Off) in Active Area EastRising recommends to execute in clear environment (class 10k) if actual in necessary. | Check Item | Classification | Criteria | |----------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Any Dirt & Scratch on Polarizer's Protective Film | Acceptable | Ignore for not Affect the Polarizer | | Scratches,Fiber,Line-Shape Defect<br>(On Polarizer) | Minor | $\begin{array}{ccc} W \leqslant 0.1 & \text{Ignore} \\ W > 0.1 & \\ L \leqslant 2 & \text{n} \leqslant 1 \\ L > 2 & \text{n} = 0 \end{array}$ | | Dirt, Black Spot, Foreign Material<br>(On Polarizer) | Minor | $\Phi \leqslant 0.1$ Ignore $0.1 < \Phi \leqslant 0.25$ $n \leqslant 1$ $0.25 < \Phi$ $n = 0$ | | Dent,Bubbles,White Spot<br>(Any Transparent Spot on Polarizer) | Minor | Φ≤0.5 Ignore if no Influence on Display 0.5<Φ n=0 | | Fingerpint ,Flow Mark<br>(On Polarizer) | Minor | Not Allowable | <sup>\*</sup> Protective film should not be tear off when cosmetic check. <sup>\*</sup> Definition of W & L &Φ(Unit:mm): Φ=(a+b)/2 # 6.2.4 EastRising Pattern Check (Display On) in Active Area | Check Item | Classification | Criteria | |---------------|----------------|----------| | No Display | Major | | | Missing Line | Major | | | Pixel Short | Major | | | Darker Pixel | Major | | | Wrong Display | Major | | | Un-uniform | Major | | ### 7.PRECAUTIONS for USING - 7.1 Handling Precautions - 1) Since the EastRiisng OLED display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position. - 2) If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance. - 3) If pressure is applied to the display surface or its neighborhood of the EastRising OLED display module, the cell structure may be damaged and be careful not to apply pressure to these sections. - 4) The polarizer covering the surface of the OLED display module is soft and easily scratched. Please be careful when handling the OLED display module. - 5) When the surface of the polarizer of the OLED display module has soil, clean the surface. It takes advantage of by using following adhesion tape. - \* Scotch Mending Tape No. 810 or an equivalent Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent such as ethyl alcohol, since the surface of the polarizer will become cloudy. Also, pay attention that the following liquid and solvent may spoil the polarizer: - \* Water - \* Ketone - \* Aromatic Solvents - 6) Hold EastRising OLED display module very carefully when placing OLED display module into the system housing. Do not apply excessive stress or pressure to OLED display module. And, do not over bend the film with electrode pattern layouts. These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases. - 7) Do not apply stress to the driver IC and the surrounding molded sections. - 8) Do not disassemble nor modify the OLED display module. - 9) Do not apply input signals while the logic power is off. - 10) Pay sufficient attention to the working environments when handing EastRising OLED display modules to prevent occurrence of element breakage accidents by static electricity. - \* Be sure to make human body grounding when handling OLED display modules. - \* Be sure to ground tools to use or assembly such as soldering irons. - \* To suppress generation of static electricity, avoid carrying out assembly work under dry environments. # OLED Display Datasheet ## ER-OLED032-1 Series - \* Protective film is being applied to the surface of the display panel of the OLED display module. Be careful since static electricity may be generated when exfoliating the protective film. - 11) Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the EastRising OLED display module has been stored for a long period of time, residue adhesive material of the protection film may remain on the surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above Section 5). - 12) If electric current is applied when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above. #### 7.2 Storage Precautions - 1) When storing EastRising OLED display modules, put them in static electricity preventive bags avoiding exposure neither to direct sun light nor to lights of fluorescent lamps. and, also, avoiding high temperature and high humidity environment or low temperature (less than 0°C) environments. (We recommend you to store these modules in the packaged state when they were shipped from EastRising.) At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them. - 2) If electric current is applied when water drops are adhering to the surface of the OLED display module, when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above. #### 7.3 Designing Precautions - 1) The absolute maximum ratings are the ratings which cannot be exceeded for OLED display module, and if these values are exceeded, panel damage may be happen. - 2) To prevent occurrence of malfunctioning by noise, pay attention to satisfy the VIL and VIH specifications and, at the same time, to make the signal line cable as short as possible. - 3) We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD). (Recommend value: 0.5A) - 4) Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices. - 5) As for EMI, take necessary measures on the equipment side basically. - 6) When fastening the OLED display module, fasten the external plastic housing section. # OLED Display Datasheet - 7) If power supply to the EastRising OLED display module is forcibly shut down by such errors as taking out the main battery while the OLED display panel is in operation, we cannot guarantee the quality of this OLED display module. - 7.4 Precautions when disposing of the EastRising OLED display modules - Request the qualified companies to handle industrial wastes when disposing of the OLED display modules. Or, when burning them, be sure to observe the environmental and hygienic laws and regulations. #### 7.5 Other Precautions - 1) When an OLED display module is operated for a long of time with fixed pattern may remain as an after image or slight contrast deviation may occur. Nonetheless, if the operation is interrupted and left unused for a while, normal state can be restored. Also, there will be no problem in the reliability of the module. - 2) To protect OLED display modules from performance drops by static electricity rapture, etc., do not touch the following sections whenever possible while handling the OLED display modules. - \* Pins and electrodes - \* Pattern layouts such as the FPC - 3) With this OLED display module, the OLED driver is being exposed. Generally speaking, semiconductor elements change their characteristics when light is radiated according to the principle of the solar battery. Consequently, if this OLED driver is exposed to light, malfunctioning may occur. - \* Design the product and installation method so that the OLED driver may be shielded from light in actual usage. - \* Design the product and installation method so that the OLED driver may be shielded from light during the inspection processes. - 4) Although this OLED display module stores the operation state data by the commands and the indication data, when excessive external noise, etc. enters into the module, the internal status may be changed. It therefore is necessary to take appropriate measures to suppress noise generation or to protect from influences of noise on the system design. - 5) We recommend you to construct its software to make periodical refreshment of the operation statuses (re-setting of the commands and re-transference of the display data) to cope with catastrophic noise. That's the end of the datasheet.